#### **Project: IEEE P802.15 Working Group for Wireless Personal Area Networks (WPANs)**

Submission Title: [Millimeter-wave CMOS RFIC]
Date Submitted: [15 November, 2006]
Source: [Tian-Wei Huang]
Company [Department of Electrical Engineering, National Taiwan University]
Address [No.1, Sec. 4, Roosevelt Road, Taipei 10617, Taiwan, R.O.C. ]
Voice:[+886 2 2363 5251x342], FAX: [+886 2 3366 5084], E-Mail:[twhuang@cc.ee.ntu.edu.tw]
Re: []

Abstract: [Description of the current status of CMOS RFIC development]
Purpose: [Contribution to TG3c at November 2006 meeting.]
Notice: This document has been prepared to assist the IEEE P802.15. It is offered as a basis for discussion and is not binding on the contributing individual(s) or organization(s). The material in this document is subject to change in form and content after further study. The contributor(s) reserve(s) the right to add, amend or withdraw material contained herein.
Release: The contributor acknowledges and accepts that this contribution becomes the property of IEEE and may be made publicly available by P802.15.

### **Millimeter-wave CMOS RFIC**

#### **Tian-Wei Huang**

#### **National Taiwan University**

#### November 15, 2006

### Agenda

- Gbps CMOS Modulator/Transmitter
- CMOS Low-Noise Amplifier
- CMOS Active Mixer and VCO
- SiGe 60-GHz Transmitter with Integrated Antenna

2006-11-15

doc.: IEEE 802.15-06/0475r0

#### A 60-GHz 2.5-Gbps CMOS BPSK Modulator



Hong-Yeh Chang, Pei-Si Wu, Tian-Wei Huang, Huei Wang, Yung-Chih Tsai, and Chun-Hung Chen "An ultra compact and broadband 15-75 GHz BPSK modulator using 0.13-µm CMOS process," 2005 IEEE MTT-S IMS Digest, Long Beach, CA, June 2005.

### **CMOS MMW IQ Modulator**





Range: -26 dBr

- TSMC 0.13-µm CMOS Process
- Chip Size:  $0.65 \times 0.58 \text{ mm}^2$
- Modified Reflection-type Modulator
- Frequency: 20-40 GHz
- Sideband Suppression > 20 dB
- LO Suppression > 30 dB
- Spurs Suppression > 30 dB
- $P_{1dB} > -5 dBm$
- Conversion Loss < 13 dB
- Modulation bandwidth > 1 GHz



Hong-Yeh Chang, and et al, "Design and analysis of CMOS broad-band compact high-linearity modulators for gigabit microwave/millimeterwave applications," *IEEE Transactions on Microwave Theory and Techniques*, Jan. 2006.

Cons

-1.25

# Measured output spectrum of the IQ modulator





#### 2006-11-15

### A 0.13-µm mmW CMOS Transmitter

- Technology: 0.13 µm CMOS technology
- Chip size: 0.85 x 0.6 mm<sup>2</sup>
- Frequency: 44.8-45.8 GHz,
- Phase Imbalance  $< 1.8^{\circ}$ ,
- Amplitude Imbalance < 0.7 dB
- DC power consumption: 40mW





Hong-Yeh Chang, Tian-Wei Huang and Huei Wang, "A 45-GHz quadrature voltage controlled oscillator with a reflection-type IQ modulator in 0.13-µm CMOS technology," 2006 *IEEE MTT-S International Microwave Symposium Digest*, San Francisco, CA, June 2006.

#### V-band 3-Stage Cascode LNA (0.13µm CMOS)



Chieh-Min Lo, Chin-Shen Lin, and Huei Wang, "A Miniature V-band Three-Stage Cascode Low Noise Amplifier in 130nm CMOS Technology," *ISSCC 2006*, San Francisco, Feb. 2006.



Jeng-Han Tsai, Wei-Chien Chen, To-Po Wang, Tian-Wei Huang, and Huei Wang, " A Miniature Q-band Low Noise Amplifier Using 0.13-mm CMOS Technology," IEEE Microwave and Guided Wave Letters. Vol. 16, No. 6, pp. 327-329, June 2006.

45

Frequency (GHz)

50

**S**<sub>21</sub>

**S**<sub>11</sub>

 $RF_{IN}$ 

#### **Q-band 3-Stage LNA (Noise Figure)**





### Q-band CMOS LNA (Comparison)

| Ref.                            | This work                   | [5]                | [3]                | [4]                         | [2]                |
|---------------------------------|-----------------------------|--------------------|--------------------|-----------------------------|--------------------|
| Process                         | 0.13µm<br>CMOS              | 0.13µm<br>CMOS     | 0.18µm<br>CMOS     | 90nm<br>CMOS                | 90nm<br>SOI        |
| Circuit<br>Topology             | 3-stage<br>common<br>source | 3-stage<br>cascode | 3-stage<br>cascode | 2-stage<br>common<br>source | 1-stage<br>cascode |
| 3-dB BW<br>(GHz)                | 10<br>(34-44)               | 10<br>(34-44)      | 5<br>(37-42)       | 14<br>(32-46)               | 16<br>(26-42)      |
| Peak Gain<br>(dB)               | 20<br>@43GHz                | 19<br>@40GHz       | 7<br>@40GHz        | 7.3<br>@35GHz               | 11.9<br>@35GHz     |
| Chip Area<br>(mm <sup>2</sup> ) | 0.525                       | 1.43               | 2.04               | N/A                         | 0.18               |
| Power dissipation               | 24mA<br>@1.5V               | 24mA<br>@1.5V      | 100mA<br>@3V       | 7mA<br>@1.5V                | 17mA<br>@2.4V      |
| NF<br>(dB)                      | 6.3<br>@41GHz               | N/A                | N/A                | N/A                         | 3.6<br>@35GHz      |
| OP1dB<br>(dBm)                  | 4                           | -0.9               | 5                  | -5.75                       | 4                  |
| OIP3 (dBm)                      | 14.5                        | 11.6               | N/A                | 7                           | N/A                |

#### 2006-11-15

### **0.3-25 GHz CMOS Gilbert-Cell Mixer**

0.18-µm CMOS
Gilbert-cell mixer with LC ladder matching network
Conversion Gain: +11 dB from 0.3-25 GHz
Isolation between LO and RF: > 20 dB
LO power: -1 dBm
IF: 10 MHz



#### 0.8 mm x 1.0 mm

Ming-Da Tsai and Huei Wang, "A 0.3-25-GHz ultra-wideband mixer using commercial 0.18-µm CMOS technology," *IEEE Microwave and Wireless Component Letters*, vol. 14, no. 11, pp. 522-524, Nov. 2004.

### 63 GHz CMOS VCO

- 0.25-µm bulk CMOS
- Push-push design using crosscouple pair
- 63 GHz output extracted through 50 ohm CPW and blocking capacitor
- $V_{dd}$  fed through  $\lambda/4$  line
- Chip size: 0.45 x 0.7 mm<sup>2</sup>
- -85 dBc/Hz @ 1 MHz offset
- Output frequency from 62 to 64.5 GHz
- Better than 25 dB rejection
- -4 dBm max. output power



Ren-Chieh Liu, Hong-Yeh Chang, Chi-Hsueh Wang, and Huei Wang, "A 63-GHz VCO using a standard 0.25-µm CMOS process," 2004 *International Solid-State Circuit Conference (ISSCC)*, pp. 446-447, San Francisco, Feb., 2004.

#### 114-GHz CMOS VCO



Ping-Chen Huang, Ming-Da Tsai, Huei Wang, Chun-Hung Chen, and Chih-Sheng Chang, "A 114GHz VCO in 0.13µm CMOS technology," 2005 International Solid-State Circuit Conference (ISSCC), pp. 404-405, San Francisco, Feb. 2005.

#### 131-GHz VCO Using 90-nm CMOS

- 90-nm bulk CMOS technology
- Cross-coupled topology
- Coplanar waveguide (CPW)
   & asymmetric coplanar slot (ACPS)
- $0.55 \ge 0.65 \text{ mm}^2$
- 1.2 V / 27.6 mW (core)
- Output power: -11.4 dBm
- Phase noise: -108.4 dBc/Hz
   @ 10 MHz offset (estimated)
- Tuning range: 2.2 GHz



Ping-Chen Huang, Ren-Chieh Liu, Hong-Yeh Chang, Chin-Shen Lin, Ming-Fong Lei, Huei Wang, Chia-Yi Su, and Chia-Long Chang, "A 131-GHz push-push VCO in 90-nm CMOS technology," 2005 IEEE RFIC Symposium Digest, pp. 613-616, Long Beach, CA, June 2005.

#### **60-GHz Transmitter with Integrated Antenna**

- Technology: 0.18-  $\mu$  m SiGe BiCMOS process
- Chip size: 1.3 x 0.8 mm<sup>2</sup>
- Conversion gain: 20.2 dB
- Output power: 15.8 dBm
- DC power consumption: 281 mW



Chi-Hsueh Wang, Yi-Hsien Cho, Chin-Shen Lin, Huei Wang, Chun-Hsiung Chen, Dow-Chih Niu, John Yeh, Chwan-Ying Lee, and John Chern, "A 60-GHz transmitter with integrated antenna in 0.18-mm SiGe BiCMOS technology," 2006 *International Solid-State Circuit Conference (ISSCC)*, San Francisco, CA, Feb. 2006.

# **Antenna Design**



#### With antenna director

#### Without antenna director





- □ E field mostly confined at surface
- □ Antenna gain increased:  $-10 \text{ dBi} \rightarrow 0 \text{ dBi}$  (simulated)
- □ Results in narrow bandwidth

## **60GHz Transmitter Module**



- □ Antenna director fabricated using Duroid 5880
- □ Director placed at ~ half wavelength (at 60 GHz) away from taper-slot antenna

2006-11-15

doc.: IEEE 802.15-06/0475r0

### Measurement Setup



Transmitted IF signal generated using Agilent E4438C
 Receiver consists of

- Standard horn antenna with 24dB gain
- Agilent 8565EC spectrum analyzer
- Agilent 11974V pre-selection harmonic mixer

# **Radiation Pattern**



☐ Antenna gain improved by off-chip director

□ Taper-slot antenna gain ~ -2 dBi with director

~ -15 dBi without director

**SSB** isotropic conversion gain ~ 20.2 dB

# Summary

- □ The mmW CMOS modulator/LNA/mixer/VCO are presented.
- A mmW CMOS broadband/compact (low-cost) direct-conversion digital transmitter is demonstrated. The 60-GHz CMOS transceiver is under development.
- A 60-GHz SiGe HBT transmitter with integrated antenna is measured with gain enhancement techniques.

#### **Thank you!**